1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
|
/*
* T4240 Silicon/SoC Device Tree Source (post include)
*
* Copyright 2012 Freescale Semiconductor Inc.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
* * Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* * Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
* * Neither the name of Freescale Semiconductor nor the
* names of its contributors may be used to endorse or promote products
* derived from this software without specific prior written permission.
*
*
* ALTERNATIVELY, this software may be distributed under the terms of the
* GNU General Public License ("GPL") as published by the Free Software
* Foundation, either version 2 of that License or (at your option) any
* later version.
*
* THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
* DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*/
&ifc {
#address-cells = <2>;
#size-cells = <1>;
compatible = "fsl,ifc", "simple-bus";
interrupts = <25 2 0 0>;
};
/* controller at 0x240000 */
&pci0 {
compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie";
device_type = "pci";
#size-cells = <2>;
#address-cells = <3>;
bus-range = <0x0 0xff>;
interrupts = <20 2 0 0>;
pcie@0 {
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
reg = <0 0 0 0 0>;
interrupts = <20 2 0 0>;
interrupt-map-mask = <0xf800 0 0 7>;
interrupt-map = <
/* IDSEL 0x0 */
0000 0 0 1 &mpic 40 1 0 0
0000 0 0 2 &mpic 1 1 0 0
0000 0 0 3 &mpic 2 1 0 0
0000 0 0 4 &mpic 3 1 0 0
>;
};
};
/* controller at 0x250000 */
&pci1 {
compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie";
device_type = "pci";
#size-cells = <2>;
#address-cells = <3>;
bus-range = <0 0xff>;
interrupts = <21 2 0 0>;
pcie@0 {
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
reg = <0 0 0 0 0>;
interrupts = <21 2 0 0>;
interrupt-map-mask = <0xf800 0 0 7>;
interrupt-map = <
/* IDSEL 0x0 */
0000 0 0 1 &mpic 41 1 0 0
0000 0 0 2 &mpic 5 1 0 0
0000 0 0 3 &mpic 6 1 0 0
0000 0 0 4 &mpic 7 1 0 0
>;
};
};
/* controller at 0x260000 */
&pci2 {
compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie";
device_type = "pci";
#size-cells = <2>;
#address-cells = <3>;
bus-range = <0x0 0xff>;
interrupts = <22 2 0 0>;
pcie@0 {
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
reg = <0 0 0 0 0>;
interrupts = <22 2 0 0>;
interrupt-map-mask = <0xf800 0 0 7>;
interrupt-map = <
/* IDSEL 0x0 */
0000 0 0 1 &mpic 42 1 0 0
0000 0 0 2 &mpic 9 1 0 0
0000 0 0 3 &mpic 10 1 0 0
0000 0 0 4 &mpic 11 1 0 0
>;
};
};
/* controller at 0x270000 */
&pci3 {
compatible = "fsl,t4240-pcie", "fsl,qoriq-pcie-v3.0", "fsl,qoriq-pcie";
device_type = "pci";
#size-cells = <2>;
#address-cells = <3>;
bus-range = <0x0 0xff>;
interrupts = <23 2 0 0>;
pcie@0 {
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
reg = <0 0 0 0 0>;
interrupts = <23 2 0 0>;
interrupt-map-mask = <0xf800 0 0 7>;
interrupt-map = <
/* IDSEL 0x0 */
0000 0 0 1 &mpic 43 1 0 0
0000 0 0 2 &mpic 0 1 0 0
0000 0 0 3 &mpic 4 1 0 0
0000 0 0 4 &mpic 8 1 0 0
>;
};
};
&rio {
compatible = "fsl,srio";
interrupts = <16 2 1 11>;
#address-cells = <2>;
#size-cells = <2>;
ranges;
port1 {
#address-cells = <2>;
#size-cells = <2>;
cell-index = <1>;
};
port2 {
#address-cells = <2>;
#size-cells = <2>;
cell-index = <2>;
};
};
&dcsr {
#address-cells = <1>;
#size-cells = <1>;
compatible = "fsl,dcsr", "simple-bus";
dcsr-epu@0 {
compatible = "fsl,t4240-dcsr-epu", "fsl,dcsr-epu";
interrupts = <52 2 0 0
84 2 0 0
85 2 0 0
94 2 0 0
95 2 0 0>;
reg = <0x0 0x1000>;
};
dcsr-npc {
compatible = "fsl,t4240-dcsr-cnpc", "fsl,dcsr-cnpc";
reg = <0x1000 0x1000 0x1002000 0x10000>;
};
dcsr-nxc@2000 {
compatible = "fsl,dcsr-nxc";
reg = <0x2000 0x1000>;
};
dcsr-corenet {
compatible = "fsl,dcsr-corenet";
reg = <0x8000 0x1000 0x1A000 0x1000>;
};
dcsr-dpaa@9000 {
compatible = "fsl,t4240-dcsr-dpaa", "fsl,dcsr-dpaa";
reg = <0x9000 0x1000>;
};
dcsr-ocn@11000 {
compatible = "fsl,t4240-dcsr-ocn", "fsl,dcsr-ocn";
reg = <0x11000 0x1000>;
};
dcsr-ddr@12000 {
compatible = "fsl,dcsr-ddr";
dev-handle = <&ddr1>;
reg = <0x12000 0x1000>;
};
dcsr-ddr@13000 {
compatible = "fsl,dcsr-ddr";
dev-handle = <&ddr2>;
reg = <0x13000 0x1000>;
};
dcsr-ddr@14000 {
compatible = "fsl,dcsr-ddr";
dev-handle = <&ddr3>;
reg = <0x14000 0x1000>;
};
dcsr-nal@18000 {
compatible = "fsl,t4240-dcsr-nal", "fsl,dcsr-nal";
reg = <0x18000 0x1000>;
};
dcsr-rcpm@22000 {
compatible = "fsl,t4240-dcsr-rcpm", "fsl,dcsr-rcpm";
reg = <0x22000 0x1000>;
};
dcsr-snpc@30000 {
compatible = "fsl,t4240-dcsr-snpc", "fsl,dcsr-snpc";
reg = <0x30000 0x1000 0x1022000 0x10000>;
};
dcsr-snpc@31000 {
compatible = "fsl,t4240-dcsr-snpc", "fsl,dcsr-snpc";
reg = <0x31000 0x1000 0x1042000 0x10000>;
};
dcsr-snpc@32000 {
compatible = "fsl,t4240-dcsr-snpc", "fsl,dcsr-snpc";
reg = <0x32000 0x1000 0x1062000 0x10000>;
};
dcsr-cpu-sb-proxy@100000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu0>;
reg = <0x100000 0x1000 0x101000 0x1000>;
};
dcsr-cpu-sb-proxy@108000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu1>;
reg = <0x108000 0x1000 0x109000 0x1000>;
};
dcsr-cpu-sb-proxy@110000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu2>;
reg = <0x110000 0x1000 0x111000 0x1000>;
};
dcsr-cpu-sb-proxy@118000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu3>;
reg = <0x118000 0x1000 0x119000 0x1000>;
};
dcsr-cpu-sb-proxy@120000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu4>;
reg = <0x120000 0x1000 0x121000 0x1000>;
};
dcsr-cpu-sb-proxy@128000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu5>;
reg = <0x128000 0x1000 0x129000 0x1000>;
};
dcsr-cpu-sb-proxy@130000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu6>;
reg = <0x130000 0x1000 0x131000 0x1000>;
};
dcsr-cpu-sb-proxy@138000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu7>;
reg = <0x138000 0x1000 0x139000 0x1000>;
};
dcsr-cpu-sb-proxy@140000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu8>;
reg = <0x140000 0x1000 0x141000 0x1000>;
};
dcsr-cpu-sb-proxy@148000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu9>;
reg = <0x148000 0x1000 0x149000 0x1000>;
};
dcsr-cpu-sb-proxy@150000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu10>;
reg = <0x150000 0x1000 0x151000 0x1000>;
};
dcsr-cpu-sb-proxy@158000 {
compatible = "fsl,dcsr-e6500-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
cpu-handle = <&cpu11>;
reg = <0x158000 0x1000 0x159000 0x1000>;
};
};
&bportals {
#address-cells = <0x1>;
#size-cells = <0x1>;
compatible = "simple-bus";
bman-portal@0 {
cell-index = <0x0>;
compatible = "fsl,bman-portal";
reg = <0x0 0x4000 0x1000000 0x1000>;
interrupts = <105 2 0 0>;
};
bman-portal@4000 {
cell-index = <0x1>;
compatible = "fsl,bman-portal";
reg = <0x4000 0x4000 0x1001000 0x1000>;
interrupts = <107 2 0 0>;
};
bman-portal@8000 {
cell-index = <2>;
compatible = "fsl,bman-portal";
reg = <0x8000 0x4000 0x1002000 0x1000>;
interrupts = <109 2 0 0>;
};
bman-portal@c000 {
cell-index = <0x3>;
compatible = "fsl,bman-portal";
reg = <0xc000 0x4000 0x1003000 0x1000>;
interrupts = <111 2 0 0>;
};
bman-portal@10000 {
cell-index = <0x4>;
compatible = "fsl,bman-portal";
reg = <0x10000 0x4000 0x1004000 0x1000>;
interrupts = <113 2 0 0>;
};
bman-portal@14000 {
cell-index = <0x5>;
compatible = "fsl,bman-portal";
reg = <0x14000 0x4000 0x1005000 0x1000>;
interrupts = <115 2 0 0>;
};
bman-portal@18000 {
cell-index = <0x6>;
compatible = "fsl,bman-portal";
reg = <0x18000 0x4000 0x1006000 0x1000>;
interrupts = <117 2 0 0>;
};
bman-portal@1c000 {
cell-index = <0x7>;
compatible = "fsl,bman-portal";
reg = <0x1c000 0x4000 0x1007000 0x1000>;
interrupts = <119 2 0 0>;
};
bman-portal@20000 {
cell-index = <0x8>;
compatible = "fsl,bman-portal";
reg = <0x20000 0x4000 0x1008000 0x1000>;
interrupts = <121 2 0 0>;
};
bman-portal@24000 {
cell-index = <0x9>;
compatible = "fsl,bman-portal";
reg = <0x24000 0x4000 0x1009000 0x1000>;
interrupts = <123 2 0 0>;
};
bman-portal@28000 {
cell-index = <0xa>;
compatible = "fsl,bman-portal";
reg = <0x28000 0x4000 0x100a000 0x1000>;
interrupts = <125 2 0 0>;
};
bman-portal@2c000 {
cell-index = <0xb>;
compatible = "fsl,bman-portal";
reg = <0x2c000 0x4000 0x100b000 0x1000>;
interrupts = <127 2 0 0>;
};
bman-portal@30000 {
cell-index = <0xc>;
compatible = "fsl,bman-portal";
reg = <0x30000 0x4000 0x100c000 0x1000>;
interrupts = <129 2 0 0>;
};
bman-portal@34000 {
cell-index = <0xd>;
compatible = "fsl,bman-portal";
reg = <0x34000 0x4000 0x100d000 0x1000>;
interrupts = <131 2 0 0>;
};
bman-portal@38000 {
cell-index = <0xe>;
compatible = "fsl,bman-portal";
reg = <0x38000 0x4000 0x100e000 0x1000>;
interrupts = <133 2 0 0>;
};
bman-portal@3c000 {
cell-index = <0xf>;
compatible = "fsl,bman-portal";
reg = <0x3c000 0x4000 0x100f000 0x1000>;
interrupts = <135 2 0 0>;
};
bman-portal@40000 {
cell-index = <0x10>;
compatible = "fsl,bman-portal";
reg = <0x40000 0x4000 0x1010000 0x1000>;
interrupts = <137 2 0 0>;
};
bman-portal@44000 {
cell-index = <0x11>;
compatible = "fsl,bman-portal";
reg = <0x44000 0x4000 0x1011000 0x1000>;
interrupts = <139 2 0 0>;
};
bman-portal@48000 {
cell-index = <0x12>;
compatible = "fsl,bman-portal";
reg = <0x48000 0x4000 0x1012000 0x1000>;
interrupts = <141 2 0 0>;
};
bman-portal@4c000 {
cell-index = <0x13>;
compatible = "fsl,bman-portal";
reg = <0x4c000 0x4000 0x1013000 0x1000>;
interrupts = <143 2 0 0>;
};
bman-portal@50000 {
cell-index = <0x14>;
compatible = "fsl,bman-portal";
reg = <0x50000 0x4000 0x1014000 0x1000>;
interrupts = <145 2 0 0>;
};
bman-portal@54000 {
cell-index = <0x15>;
compatible = "fsl,bman-portal";
reg = <0x54000 0x4000 0x1015000 0x1000>;
interrupts = <147 2 0 0>;
};
bman-portal@58000 {
cell-index = <0x16>;
compatible = "fsl,bman-portal";
reg = <0x58000 0x4000 0x1016000 0x1000>;
interrupts = <149 2 0 0>;
};
bman-portal@5c000 {
cell-index = <0x17>;
compatible = "fsl,bman-portal";
reg = <0x5c000 0x4000 0x1017000 0x1000>;
interrupts = <151 2 0 0>;
};
bman-portal@60000 {
cell-index = <0x18>;
compatible = "fsl,bman-portal";
reg = <0x60000 0x4000 0x1018000 0x1000>;
interrupts = <153 2 0 0>;
};
bman-portal@64000 {
cell-index = <0x19>;
compatible = "fsl,bman-portal";
reg = <0x64000 0x4000 0x1019000 0x1000>;
interrupts = <155 2 0 0>;
};
bman-portal@68000 {
cell-index = <0x1a>;
compatible = "fsl,bman-portal";
reg = <0x68000 0x4000 0x101a000 0x1000>;
interrupts = <157 2 0 0>;
};
bman-portal@6c000 {
cell-index = <0x1b>;
compatible = "fsl,bman-portal";
reg = <0x6c000 0x4000 0x101b000 0x1000>;
interrupts = <159 2 0 0>;
};
bman-portal@70000 {
cell-index = <0x1c>;
compatible = "fsl,bman-portal";
reg = <0x70000 0x4000 0x101c000 0x1000>;
interrupts = <161 2 0 0>;
};
bman-portal@74000 {
cell-index = <0x1d>;
compatible = "fsl,bman-portal";
reg = <0x74000 0x4000 0x101d000 0x1000>;
interrupts = <163 2 0 0>;
};
bman-portal@78000 {
cell-index = <0x1e>;
compatible = "fsl,bman-portal";
reg = <0x78000 0x4000 0x101e000 0x1000>;
interrupts = <165 2 0 0>;
};
bman-portal@7c000 {
cell-index = <0x1f>;
compatible = "fsl,bman-portal";
reg = <0x7c000 0x4000 0x101f000 0x1000>;
interrupts = <167 2 0 0>;
};
bman-portal@80000 {
cell-index = <0x20>;
compatible = "fsl,bman-portal";
reg = <0x80000 0x4000 0x1020000 0x1000>;
interrupts = <169 2 0 0>;
};
bman-portal@84000 {
cell-index = <0x21>;
compatible = "fsl,bman-portal";
reg = <0x84000 0x4000 0x1021000 0x1000>;
interrupts = <171 2 0 0>;
};
bman-portal@88000 {
cell-index = <0x22>;
compatible = "fsl,bman-portal";
reg = <0x88000 0x4000 0x1022000 0x1000>;
interrupts = <173 2 0 0>;
};
bman-portal@8c000 {
cell-index = <0x23>;
compatible = "fsl,bman-portal";
reg = <0x8c000 0x4000 0x1023000 0x1000>;
interrupts = <175 2 0 0>;
};
bman-portal@90000 {
cell-index = <0x24>;
compatible = "fsl,bman-portal";
reg = <0x90000 0x4000 0x1024000 0x1000>;
interrupts = <385 2 0 0>;
};
bman-portal@94000 {
cell-index = <0x25>;
compatible = "fsl,bman-portal";
reg = <0x94000 0x4000 0x1025000 0x1000>;
interrupts = <387 2 0 0>;
};
bman-portal@98000 {
cell-index = <0x26>;
compatible = "fsl,bman-portal";
reg = <0x98000 0x4000 0x1026000 0x1000>;
interrupts = <389 2 0 0>;
};
bman-portal@9c000 {
cell-index = <0x27>;
compatible = "fsl,bman-portal";
reg = <0x9c000 0x4000 0x1027000 0x1000>;
interrupts = <391 2 0 0>;
};
bman-portal@a0000 {
cell-index = <0x28>;
compatible = "fsl,bman-portal";
reg = <0xa0000 0x4000 0x1028000 0x1000>;
interrupts = <393 2 0 0>;
};
bman-portal@a4000 {
cell-index = <0x29>;
compatible = "fsl,bman-portal";
reg = <0xa4000 0x4000 0x1029000 0x1000>;
interrupts = <395 2 0 0>;
};
bman-portal@a8000 {
cell-index = <0x2a>;
compatible = "fsl,bman-portal";
reg = <0xa8000 0x4000 0x102a000 0x1000>;
interrupts = <397 2 0 0>;
};
bman-portal@ac000 {
cell-index = <0x2b>;
compatible = "fsl,bman-portal";
reg = <0xac000 0x4000 0x102b000 0x1000>;
interrupts = <399 2 0 0>;
};
bman-portal@b0000 {
cell-index = <0x2c>;
compatible = "fsl,bman-portal";
reg = <0xb0000 0x4000 0x102c000 0x1000>;
interrupts = <401 2 0 0>;
};
bman-portal@b4000 {
cell-index = <0x2d>;
compatible = "fsl,bman-portal";
reg = <0xb4000 0x4000 0x102d000 0x1000>;
interrupts = <403 2 0 0>;
};
bman-portal@b8000 {
cell-index = <0x2e>;
compatible = "fsl,bman-portal";
reg = <0xb8000 0x4000 0x102e000 0x1000>;
interrupts = <405 2 0 0>;
};
bman-portal@bc000 {
cell-index = <0x2f>;
compatible = "fsl,bman-portal";
reg = <0xbc000 0x4000 0x102f000 0x1000>;
interrupts = <407 2 0 0>;
};
bman-portal@c0000 {
cell-index = <0x30>;
compatible = "fsl,bman-portal";
reg = <0xc0000 0x4000 0x1030000 0x1000>;
interrupts = <409 2 0 0>;
};
bman-portal@c4000 {
cell-index = <0x31>;
compatible = "fsl,bman-portal";
reg = <0xc4000 0x4000 0x1031000 0x1000>;
interrupts = <411 2 0 0>;
};
};
&qportals {
#address-cells = <0x1>;
#size-cells = <0x1>;
compatible = "simple-bus";
qportal0: qman-portal@0 {
cell-index = <0x0>;
compatible = "fsl,qman-portal";
reg = <0x0 0x4000 0x1000000 0x1000>;
interrupts = <104 0x2 0 0>;
fsl,qman-channel-id = <0x0>;
};
qportal1: qman-portal@4000 {
cell-index = <0x1>;
compatible = "fsl,qman-portal";
reg = <0x4000 0x4000 0x1001000 0x1000>;
interrupts = <106 0x2 0 0>;
fsl,qman-channel-id = <0x1>;
};
qportal2: qman-portal@8000 {
cell-index = <0x2>;
compatible = "fsl,qman-portal";
reg = <0x8000 0x4000 0x1002000 0x1000>;
interrupts = <108 0x2 0 0>;
fsl,qman-channel-id = <0x2>;
};
qportal3: qman-portal@c000 {
cell-index = <0x3>;
compatible = "fsl,qman-portal";
reg = <0xc000 0x4000 0x1003000 0x1000>;
interrupts = <110 0x2 0 0>;
fsl,qman-channel-id = <0x3>;
};
qportal4: qman-portal@10000 {
cell-index = <0x4>;
compatible = "fsl,qman-portal";
reg = <0x10000 0x4000 0x1004000 0x1000>;
interrupts = <112 0x2 0 0>;
fsl,qman-channel-id = <0x4>;
};
qportal5: qman-portal@14000 {
cell-index = <0x5>;
compatible = "fsl,qman-portal";
reg = <0x14000 0x4000 0x1005000 0x1000>;
interrupts = <114 0x2 0 0>;
fsl,qman-channel-id = <0x5>;
};
qportal6: qman-portal@18000 {
cell-index = <0x6>;
compatible = "fsl,qman-portal";
reg = <0x18000 0x4000 0x1006000 0x1000>;
interrupts = <116 0x2 0 0>;
fsl,qman-channel-id = <0x6>;
};
qportal7: qman-portal@1c000 {
cell-index = <0x7>;
compatible = "fsl,qman-portal";
reg = <0x1c000 0x4000 0x1007000 0x1000>;
interrupts = <118 0x2 0 0>;
fsl,qman-channel-id = <0x7>;
};
qportal8: qman-portal@20000 {
cell-index = <0x8>;
compatible = "fsl,qman-portal";
reg = <0x20000 0x4000 0x1008000 0x1000>;
interrupts = <120 0x2 0 0>;
fsl,qman-channel-id = <0x8>;
};
qportal9: qman-portal@24000 {
cell-index = <0x9>;
compatible = "fsl,qman-portal";
reg = <0x24000 0x4000 0x1009000 0x1000>;
interrupts = <122 0x2 0 0>;
fsl,qman-channel-id = <0x9>;
};
qportal10: qman-portal@28000 {
cell-index = <0xa>;
compatible = "fsl,qman-portal";
reg = <0x28000 0x4000 0x100a000 0x1000>;
interrupts = <124 0x2 0 0>;
fsl,qman-channel-id = <0xa>;
};
qportal11: qman-portal@2c000 {
cell-index = <0xb>;
compatible = "fsl,qman-portal";
reg = <0x2c000 0x4000 0x100b000 0x1000>;
interrupts = <126 0x2 0 0>;
fsl,qman-channel-id = <0xb>;
};
qportal12: qman-portal@30000 {
cell-index = <0xc>;
compatible = "fsl,qman-portal";
reg = <0x30000 0x4000 0x100c000 0x1000>;
interrupts = <128 0x2 0 0>;
fsl,qman-channel-id = <0xc>;
};
qportal13: qman-portal@34000 {
cell-index = <0xd>;
compatible = "fsl,qman-portal";
reg = <0x34000 0x4000 0x100d000 0x1000>;
interrupts = <130 0x2 0 0>;
fsl,qman-channel-id = <0xd>;
};
qportal14: qman-portal@38000 {
cell-index = <0xe>;
compatible = "fsl,qman-portal";
reg = <0x38000 0x4000 0x100e000 0x1000>;
interrupts = <132 0x2 0 0>;
fsl,qman-channel-id = <0xe>;
};
qportal15: qman-portal@3c000 {
cell-index = <0xf>;
compatible = "fsl,qman-portal";
reg = <0x3c000 0x4000 0x100f000 0x1000>;
interrupts = <134 0x2 0 0>;
fsl,qman-channel-id = <0xf>;
};
qportal16: qman-portal@40000 {
cell-index = <0x10>;
compatible = "fsl,qman-portal";
reg = <0x40000 0x4000 0x1010000 0x1000>;
interrupts = <136 0x2 0 0>;
fsl,qman-channel-id = <0x10>;
};
qportal17: qman-portal@44000 {
cell-index = <0x11>;
compatible = "fsl,qman-portal";
reg = <0x44000 0x4000 0x1011000 0x1000>;
interrupts = <138 0x2 0 0>;
fsl,qman-channel-id = <0x11>;
};
qportal18: qman-portal@48000 {
cell-index = <0x12>;
compatible = "fsl,qman-portal";
reg = <0x48000 0x4000 0x1012000 0x1000>;
interrupts = <140 0x2 0 0>;
fsl,qman-channel-id = <0x12>;
};
qportal19: qman-portal@4c000 {
cell-index = <0x13>;
compatible = "fsl,qman-portal";
reg = <0x4c000 0x4000 0x1013000 0x1000>;
interrupts = <142 0x2 0 0>;
fsl,qman-channel-id = <0x13>;
};
qportal20: qman-portal@50000 {
cell-index = <0x14>;
compatible = "fsl,qman-portal";
reg = <0x50000 0x4000 0x1014000 0x1000>;
interrupts = <144 0x2 0 0>;
fsl,qman-channel-id = <0x14>;
};
qportal21: qman-portal@54000 {
cell-index = <0x15>;
compatible = "fsl,qman-portal";
reg = <0x54000 0x4000 0x1015000 0x1000>;
interrupts = <146 0x2 0 0>;
fsl,qman-channel-id = <0x15>;
};
qportal22: qman-portal@58000 {
cell-index = <0x16>;
compatible = "fsl,qman-portal";
reg = <0x58000 0x4000 0x1016000 0x1000>;
interrupts = <148 0x2 0 0>;
fsl,qman-channel-id = <0x16>;
};
qportal23: qman-portal@5c000 {
cell-index = <0x17>;
compatible = "fsl,qman-portal";
reg = <0x5c000 0x4000 0x1017000 0x1000>;
interrupts = <150 0x2 0 0>;
fsl,qman-channel-id = <0x17>;
};
qportal24: qman-portal@60000 {
cell-index = <0x18>;
compatible = "fsl,qman-portal";
reg = <0x60000 0x4000 0x1018000 0x1000>;
interrupts = <152 0x2 0 0>;
fsl,qman-channel-id = <0x18>;
};
qportal25: qman-portal@64000 {
cell-index = <0x19>;
compatible = "fsl,qman-portal";
reg = <0x64000 0x4000 0x1019000 0x1000>;
interrupts = <154 0x2 0 0>;
fsl,qman-channel-id = <0x19>;
};
qportal26: qman-portal@68000 {
cell-index = <0x1a>;
compatible = "fsl,qman-portal";
reg = <0x68000 0x4000 0x101a000 0x1000>;
interrupts = <156 0x2 0 0>;
fsl,qman-channel-id = <0x1a>;
};
qportal27: qman-portal@6c000 {
cell-index = <0x1b>;
compatible = "fsl,qman-portal";
reg = <0x6c000 0x4000 0x101b000 0x1000>;
interrupts = <158 0x2 0 0>;
fsl,qman-channel-id = <0x1b>;
};
qportal28: qman-portal@70000 {
cell-index = <0x1c>;
compatible = "fsl,qman-portal";
reg = <0x70000 0x4000 0x101c000 0x1000>;
interrupts = <160 0x2 0 0>;
fsl,qman-channel-id = <0x1c>;
};
qportal29: qman-portal@74000 {
cell-index = <0x1d>;
compatible = "fsl,qman-portal";
reg = <0x74000 0x4000 0x101d000 0x1000>;
interrupts = <162 0x2 0 0>;
fsl,qman-channel-id = <0x1d>;
};
qportal30: qman-portal@78000 {
cell-index = <0x1e>;
compatible = "fsl,qman-portal";
reg = <0x78000 0x4000 0x101e000 0x1000>;
interrupts = <164 0x2 0 0>;
fsl,qman-channel-id = <0x1e>;
};
qportal31: qman-portal@7c000 {
cell-index = <0x1f>;
compatible = "fsl,qman-portal";
reg = <0x7c000 0x4000 0x101f000 0x1000>;
interrupts = <166 0x2 0 0>;
fsl,qman-channel-id = <0x1f>;
};
qportal32: qman-portal@80000 {
cell-index = <0x20>;
compatible = "fsl,qman-portal";
reg = <0x80000 0x4000 0x1020000 0x1000>;
interrupts = <168 0x2 0 0>;
fsl,qman-channel-id = <0x20>;
};
qportal33: qman-portal@84000 {
cell-index = <0x21>;
compatible = "fsl,qman-portal";
reg = <0x84000 0x4000 0x1021000 0x1000>;
interrupts = <170 0x2 0 0>;
fsl,qman-channel-id = <0x21>;
};
qportal34: qman-portal@88000 {
cell-index = <0x22>;
compatible = "fsl,qman-portal";
reg = <0x88000 0x4000 0x1022000 0x1000>;
interrupts = <172 0x2 0 0>;
fsl,qman-channel-id = <0x22>;
};
qportal35: qman-portal@8c000 {
cell-index = <0x23>;
compatible = "fsl,qman-portal";
reg = <0x8c000 0x4000 0x1023000 0x1000>;
interrupts = <174 0x2 0 0>;
fsl,qman-channel-id = <0x23>;
};
qportal36: qman-portal@90000 {
cell-index = <0x24>;
compatible = "fsl,qman-portal";
reg = <0x90000 0x4000 0x1024000 0x1000>;
interrupts = <384 0x2 0 0>;
fsl,qman-channel-id = <0x24>;
};
qportal37: qman-portal@94000 {
cell-index = <0x25>;
compatible = "fsl,qman-portal";
reg = <0x94000 0x4000 0x1025000 0x1000>;
interrupts = <386 0x2 0 0>;
fsl,qman-channel-id = <0x25>;
};
qportal38: qman-portal@98000 {
cell-index = <0x26>;
compatible = "fsl,qman-portal";
reg = <0x98000 0x4000 0x1026000 0x1000>;
interrupts = <388 0x2 0 0>;
fsl,qman-channel-id = <0x26>;
};
qportal39: qman-portal@9c000 {
cell-index = <0x27>;
compatible = "fsl,qman-portal";
reg = <0x9c000 0x4000 0x1027000 0x1000>;
interrupts = <390 0x2 0 0>;
fsl,qman-channel-id = <0x27>;
};
qportal40: qman-portal@a0000 {
cell-index = <0x28>;
compatible = "fsl,qman-portal";
reg = <0xa0000 0x4000 0x1028000 0x1000>;
interrupts = <392 0x2 0 0>;
fsl,qman-channel-id = <0x28>;
};
qportal41: qman-portal@a4000 {
cell-index = <0x29>;
compatible = "fsl,qman-portal";
reg = <0xa4000 0x4000 0x1029000 0x1000>;
interrupts = <394 0x2 0 0>;
fsl,qman-channel-id = <0x29>;
};
qportal42: qman-portal@a8000 {
cell-index = <0x2a>;
compatible = "fsl,qman-portal";
reg = <0xa8000 0x4000 0x102a000 0x1000>;
interrupts = <396 0x2 0 0>;
fsl,qman-channel-id = <0x2a>;
};
qportal43: qman-portal@ac000 {
cell-index = <0x2b>;
compatible = "fsl,qman-portal";
reg = <0xac000 0x4000 0x102b000 0x1000>;
interrupts = <398 0x2 0 0>;
fsl,qman-channel-id = <0x2b>;
};
qportal44: qman-portal@b0000 {
cell-index = <0x2c>;
compatible = "fsl,qman-portal";
reg = <0xb0000 0x4000 0x102c000 0x1000>;
interrupts = <400 0x2 0 0>;
fsl,qman-channel-id = <0x2c>;
};
qportal45: qman-portal@b4000 {
cell-index = <0x2d>;
compatible = "fsl,qman-portal";
reg = <0xb4000 0x4000 0x102d000 0x1000>;
interrupts = <402 0x2 0 0>;
fsl,qman-channel-id = <0x2d>;
};
qportal46: qman-portal@b8000 {
cell-index = <0x2e>;
compatible = "fsl,qman-portal";
reg = <0xb8000 0x4000 0x102e000 0x1000>;
interrupts = <404 0x2 0 0>;
fsl,qman-channel-id = <0x2e>;
};
qportal47: qman-portal@bc000 {
cell-index = <0x2f>;
compatible = "fsl,qman-portal";
reg = <0xbc000 0x4000 0x102f000 0x1000>;
interrupts = <406 0x2 0 0>;
fsl,qman-channel-id = <0x2f>;
};
qportal48: qman-portal@c0000 {
cell-index = <0x30>;
compatible = "fsl,qman-portal";
reg = <0xc0000 0x4000 0x1030000 0x1000>;
interrupts = <408 0x2 0 0>;
fsl,qman-channel-id = <0x30>;
};
qportal49: qman-portal@c4000 {
cell-index = <0x31>;
compatible = "fsl,qman-portal";
reg = <0xc4000 0x4000 0x1031000 0x1000>;
interrupts = <410 0x2 0 0>;
fsl,qman-channel-id = <0x31>;
};
qman-ceetm@0 {
compatible = "fsl,qman-ceetm";
fsl,ceetm-lfqid-range = <0xf00000 0x1000>;
fsl,ceetm-sp-range = <0 16>;
fsl,ceetm-lni-range = <0 8>;
fsl,ceetm-channel-range = <0 32>;
};
qman-ceetm@1 {
compatible = "fsl,qman-ceetm";
fsl,ceetm-lfqid-range = <0xf10000 0x1000>;
fsl,ceetm-sp-range = <0 16>;
fsl,ceetm-lni-range = <0 8>;
fsl,ceetm-channel-range = <0 32>;
};
};
&lportals {
/include/ "interlaken-lac-portals.dtsi"
};
&soc {
#address-cells = <1>;
#size-cells = <1>;
device_type = "soc";
compatible = "simple-bus";
soc-sram-error {
compatible = "fsl,soc-sram-error";
interrupts = <16 2 1 29>;
};
corenet-law@0 {
compatible = "fsl,corenet-law";
reg = <0x0 0x1000>;
fsl,num-laws = <32>;
};
ddr1: memory-controller@8000 {
compatible = "fsl,qoriq-memory-controller-v4.7",
"fsl,qoriq-memory-controller";
reg = <0x8000 0x1000>;
interrupts = <16 2 1 23>;
};
ddr2: memory-controller@9000 {
compatible = "fsl,qoriq-memory-controller-v4.7",
"fsl,qoriq-memory-controller";
reg = <0x9000 0x1000>;
interrupts = <16 2 1 22>;
};
ddr3: memory-controller@a000 {
compatible = "fsl,qoriq-memory-controller-v4.7",
"fsl,qoriq-memory-controller";
reg = <0xa000 0x1000>;
interrupts = <16 2 1 21>;
};
cpc: l3-cache-controller@10000 {
compatible = "fsl,t4240-l3-cache-controller", "cache";
reg = <0x10000 0x1000
0x11000 0x1000
0x12000 0x1000>;
interrupts = <16 2 1 27
16 2 1 26
16 2 1 25>;
};
corenet-cf@18000 {
compatible = "fsl,corenet-cf";
reg = <0x18000 0x1000>;
interrupts = <16 2 1 31>;
fsl,ccf-num-csdids = <32>;
fsl,ccf-num-snoopids = <32>;
};
iommu@20000 {
compatible = "fsl,pamu-v1.0", "fsl,pamu";
reg = <0x20000 0x6000>;
interrupts = <
24 2 0 0
16 2 1 30>;
};
/include/ "qoriq-mpic4.3.dtsi"
guts: global-utilities@e0000 {
compatible = "fsl,t4240-device-config", "fsl,qoriq-device-config-2.0";
reg = <0xe0000 0xe00>;
fsl,has-rstcr;
fsl,liodn-bits = <12>;
};
clockgen: global-utilities@e1000 {
compatible = "fsl,t4240-clockgen", "fsl,qoriq-clockgen-2.0",
"fixed-clock";
reg = <0xe1000 0x1000>;
clock-output-names = "sysclk";
#clock-cells = <0>;
#address-cells = <1>;
#size-cells = <0>;
pll0: pll0@800 {
#clock-cells = <1>;
reg = <0x800>;
compatible = "fsl,core-pll-clock";
clocks = <&clockgen>;
clock-output-names = "pll0", "pll0-div2", "pll0-div4";
};
pll1: pll1@820 {
#clock-cells = <1>;
reg = <0x820>;
compatible = "fsl,core-pll-clock";
clocks = <&clockgen>;
clock-output-names = "pll1", "pll1-div2", "pll1-div4";
};
pll2: pll2@840 {
#clock-cells = <1>;
reg = <0x840>;
compatible = "fsl,core-pll-clock";
clocks = <&clockgen>;
clock-output-names = "pll2", "pll2-div2", "pll2-div4";
};
pll3: pll3@860 {
#clock-cells = <1>;
reg = <0x860>;
compatible = "fsl,core-pll-clock";
clocks = <&clockgen>;
clock-output-names = "pll3", "pll3-div2", "pll3-div4";
};
pll4: pll4@880 {
#clock-cells = <1>;
reg = <0x880>;
compatible = "fsl,core-pll-clock";
clocks = <&clockgen>;
clock-output-names = "pll4", "pll4-div2", "pll4-div4";
};
mux0: mux0@0 {
#clock-cells = <0>;
reg = <0x0>;
compatible = "fsl,core-mux-clock";
clocks = <&pll0 0>, <&pll0 1>, <&pll0 2>,
<&pll1 0>, <&pll1 1>, <&pll1 2>,
<&pll2 0>, <&pll2 1>, <&pll2 2>;
clock-names = "pll0_0", "pll0_1", "pll0_2",
"pll1_0", "pll1_1", "pll1_2",
"pll2_0", "pll2_1", "pll2_2";
clock-output-names = "cmux0";
};
mux1: mux1@20 {
#clock-cells = <0>;
reg = <0x20>;
compatible = "fsl,core-mux-clock";
clocks = <&pll0 0>, <&pll0 1>, <&pll0 2>,
<&pll1 0>, <&pll1 1>, <&pll1 2>,
<&pll2 0>, <&pll2 1>, <&pll2 2>;
clock-names = "pll0_0", "pll0_1", "pll0_2",
"pll1_0", "pll1_1", "pll1_2",
"pll2_0", "pll2_1", "pll2_2";
clock-output-names = "cmux1";
};
mux2: mux2@40 {
#clock-cells = <0>;
reg = <0x40>;
compatible = "fsl,core-mux-clock";
clocks = <&pll3 0>, <&pll3 1>, <&pll3 2>,
<&pll4 0>, <&pll4 1>, <&pll4 2>;
clock-names = "pll3_0", "pll3_1", "pll3_2",
"pll4_0", "pll4_1", "pll4_2";
clock-output-names = "cmux2";
};
};
rcpm: global-utilities@e2000 {
compatible = "fsl,t4240-rcpm", "fsl,qoriq-rcpm-2.0";
reg = <0xe2000 0x1000>;
};
sfp: sfp@e8000 {
compatible = "fsl,t4240-sfp";
reg = <0xe8000 0x1000>;
};
serdes: serdes@ea000 {
compatible = "fsl,t4240-serdes";
reg = <0xea000 0x4000>;
};
/include/ "elo3-dma-0.dtsi"
/include/ "elo3-dma-1.dtsi"
/include/ "elo3-dma-2.dtsi"
/include/ "qoriq-espi-0.dtsi"
spi@110000 {
fsl,espi-num-chipselects = <4>;
};
/include/ "qoriq-esdhc-0.dtsi"
sdhc@114000 {
compatible = "fsl,t4240-esdhc", "fsl,esdhc";
sdhci,auto-cmd12;
};
/include/ "qoriq-i2c-0.dtsi"
/include/ "qoriq-i2c-1.dtsi"
/include/ "qoriq-duart-0.dtsi"
/include/ "qoriq-duart-1.dtsi"
/include/ "qoriq-gpio-0.dtsi"
/include/ "qoriq-gpio-1.dtsi"
/include/ "qoriq-gpio-2.dtsi"
/include/ "qoriq-gpio-3.dtsi"
/include/ "qoriq-rman-0.dtsi"
rman: rman@1e0000 {
fsl,qman-channels-id = <0x880 0x881>;
};
/include/ "qoriq-usb2-mph-0.dtsi"
usb0: usb@210000 {
compatible = "fsl-usb2-mph-v2.5", "fsl-usb2-mph";
phy_type = "utmi";
port0;
};
/include/ "qoriq-usb2-dr-0.dtsi"
usb1: usb@211000 {
compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
dr_mode = "host";
phy_type = "utmi";
};
/include/ "qoriq-sata2-0.dtsi"
/include/ "qoriq-sata2-1.dtsi"
/include/ "interlaken-lac.dtsi"
/include/ "qoriq-sec5.0-0.dtsi"
/include/ "qoriq-dce-0.dtsi"
/include/ "qoriq-pme-0.dtsi"
/include/ "qoriq-qman3.dtsi"
/include/ "qoriq-bman1.dtsi"
/include/ "qoriq-fman3-0.dtsi"
/include/ "qoriq-fman3-0-1g-0.dtsi"
/include/ "qoriq-fman3-0-1g-1.dtsi"
/include/ "qoriq-fman3-0-1g-2.dtsi"
/include/ "qoriq-fman3-0-1g-3.dtsi"
/include/ "qoriq-fman3-0-1g-4.dtsi"
/include/ "qoriq-fman3-0-1g-5.dtsi"
/include/ "qoriq-fman3-0-10g-0.dtsi"
/include/ "qoriq-fman3-0-10g-1.dtsi"
fman0: fman@400000 {
/* tx - 1g - 0 */
port@a8000 {
fsl,qman-channel-id = <0x802>;
};
/* tx - 1g - 1 */
port@a9000 {
fsl,qman-channel-id = <0x803>;
};
/* tx - 1g - 2 */
port@aa000 {
fsl,qman-channel-id = <0x804>;
};
/* tx - 1g - 3 */
port@ab000 {
fsl,qman-channel-id = <0x805>;
};
/* tx - 1g - 4 */
port@ac000 {
fsl,qman-channel-id = <0x806>;
};
/* tx - 1g - 5 */
port@ad000 {
fsl,qman-channel-id = <0x807>;
};
/* tx - 10g - 0 */
port@b0000 {
fsl,qman-channel-id = <0x800>;
};
/* tx - 10g - 1 */
port@b1000 {
fsl,qman-channel-id = <0x801>;
};
/* offline - 1 */
port@82000 {
fsl,qman-channel-id = <0x809>;
};
/* offline - 2 */
port@83000 {
fsl,qman-channel-id = <0x80a>;
};
/* offline - 3 */
port@84000 {
fsl,qman-channel-id = <0x80b>;
};
/* offline - 4 */
port@85000 {
fsl,qman-channel-id = <0x80c>;
};
/* offline - 5 */
port@86000 {
fsl,qman-channel-id = <0x80d>;
};
/* offline - 6 */
port@87000 {
fsl,qman-channel-id = <0x80e>;
};
};
/include/ "qoriq-fman3-1.dtsi"
/include/ "qoriq-fman3-1-1g-0.dtsi"
/include/ "qoriq-fman3-1-1g-1.dtsi"
/include/ "qoriq-fman3-1-1g-2.dtsi"
/include/ "qoriq-fman3-1-1g-3.dtsi"
/include/ "qoriq-fman3-1-1g-4.dtsi"
/include/ "qoriq-fman3-1-1g-5.dtsi"
/include/ "qoriq-fman3-1-10g-0.dtsi"
/include/ "qoriq-fman3-1-10g-1.dtsi"
fman1: fman@500000 {
/* tx - 1g - 0 */
port@a8000 {
fsl,qman-channel-id = <0x822>;
};
/* tx - 1g - 1 */
port@a9000 {
fsl,qman-channel-id = <0x823>;
};
/* tx - 1g - 2 */
port@aa000 {
fsl,qman-channel-id = <0x824>;
};
/* tx - 1g - 3 */
port@ab000 {
fsl,qman-channel-id = <0x825>;
};
/* tx - 1g - 4 */
port@ac000 {
fsl,qman-channel-id = <0x826>;
};
/* tx - 1g - 5 */
port@ad000 {
fsl,qman-channel-id = <0x827>;
};
/* tx - 10g - 0 */
port@b0000 {
fsl,qman-channel-id = <0x820>;
};
/* tx - 10g - 1 */
port@b1000 {
fsl,qman-channel-id = <0x821>;
};
/* offline - 1 */
port@82000 {
fsl,qman-channel-id = <0x829>;
};
/* offline - 2 */
port@83000 {
fsl,qman-channel-id = <0x82a>;
};
/* offline - 3 */
port@84000 {
fsl,qman-channel-id = <0x82b>;
};
/* offline - 4 */
port@85000 {
fsl,qman-channel-id = <0x82c>;
};
/* offline - 5 */
port@86000 {
fsl,qman-channel-id = <0x82d>;
};
/* offline - 6 */
port@87000 {
fsl,qman-channel-id = <0x82e>;
};
};
L2_1: l2-cache-controller@c20000 {
compatible = "fsl,t4240-l2-cache-controller";
reg = <0xc20000 0x40000>;
next-level-cache = <&cpc>;
};
L2_2: l2-cache-controller@c60000 {
compatible = "fsl,t4240-l2-cache-controller";
reg = <0xc60000 0x40000>;
next-level-cache = <&cpc>;
};
L2_3: l2-cache-controller@ca0000 {
compatible = "fsl,t4240-l2-cache-controller";
reg = <0xca0000 0x40000>;
next-level-cache = <&cpc>;
};
};
|