summaryrefslogtreecommitdiff
path: root/arch/sparc
diff options
context:
space:
mode:
authorValentin Longchamp <valentin.longchamp@keymile.com>2013-10-18 09:47:20 (GMT)
committerYork Sun <yorksun@freescale.com>2013-10-24 16:35:52 (GMT)
commit7e157b0ade85282a76db27cbf0ab8a2370d4d7b6 (patch)
tree85eb9638e349fc764f0733458df6d56a123edfb0 /arch/sparc
parent0778bbe2d42dade68350d14a6314cfff1f4ba939 (diff)
downloadu-boot-fsl-qoriq-7e157b0ade85282a76db27cbf0ab8a2370d4d7b6.tar.xz
mpc8xxx: set x2 DDR3 refresh rate if SPD config requires it
If the DDR3 module supports industrial temperature range and requires the x2 refresh rate for that temp range, the refresh period must be 3.9us instead of 7.8 us. This was successfuly tested on kmp204x board with some MT41K128M16 DDR3 RAM chips (no module used, chips directly soldered on board with an SPD EEPROM). Signed-off-by: Valentin Longchamp <valentin.longchamp@keymile.com> [York Sun: fix minor conflicts in fsl_ddr_dimm_params.h, lc_common_dimm_params.c, common_timing_params.h] Acked-by: York Sun <yorksun@freescale.com>
Diffstat (limited to 'arch/sparc')
0 files changed, 0 insertions, 0 deletions