summaryrefslogtreecommitdiff
path: root/arch/mn10300
diff options
context:
space:
mode:
authorChris Zankel <chris@zankel.net>2008-02-12 21:17:07 (GMT)
committerChris Zankel <chris@zankel.net>2008-02-14 01:41:43 (GMT)
commitc658eac628aa8df040dfe614556d95e6da3a9ffb (patch)
treee2211e1d5c894c29e92d4c744f504b38410efe41 /arch/mn10300
parent71d28e6c285548106f551fde13ca6d589433d843 (diff)
downloadlinux-fsl-qoriq-c658eac628aa8df040dfe614556d95e6da3a9ffb.tar.xz
[XTENSA] Add support for configurable registers and coprocessors
The Xtensa architecture allows to define custom instructions and registers. Registers that are bound to a coprocessor are only accessible if the corresponding enable bit is set, which allows to implement a 'lazy' context switch mechanism. Other registers needs to be saved and restore at the time of the context switch or during interrupt handling. This patch adds support for these additional states: - save and restore registers that are used by the compiler upon interrupt entry and exit. - context switch additional registers unbound to any coprocessor - 'lazy' context switch of registers bound to a coprocessor - ptrace interface to provide access to additional registers - update configuration files in include/asm-xtensa/variant-fsf Signed-off-by: Chris Zankel <chris@zankel.net>
Diffstat (limited to 'arch/mn10300')
0 files changed, 0 insertions, 0 deletions