summaryrefslogtreecommitdiff
path: root/arch/s390/lib/qrnnd.S
diff options
context:
space:
mode:
authorShawn Guo <shawn.guo@linaro.org>2013-10-16 11:52:00 (GMT)
committerShawn Guo <shawn.guo@linaro.org>2013-10-21 01:39:26 (GMT)
commitd48866fefdac239a4e02777e712aad60db9ee8a8 (patch)
treebe0bb666ba9a8d0c29a262407e885ee91abb85e7 /arch/s390/lib/qrnnd.S
parent1d674a73c59211cc33cb9c2954659033d8458fa9 (diff)
downloadlinux-fsl-qoriq-d48866fefdac239a4e02777e712aad60db9ee8a8.tar.xz
ARM: imx: ensure dsm_request signal is not asserted when setting LPM
There is a defect in imx6 LPM design. When SW tries to enter low power mode with following sequence, the chip will enter low power mode before A9 CPU execute WFI instruction: 1. Set CCM_CLPCR[1:0] to 2'b00; 2. ARM CPU enters WFI; 3. ARM CPU wakeup from an interrupt event, which is masked by GPC or not visible to GPC, such as interrupt from local timer; 4. Set CCM_CLPCR[1:0] to 2'b01 or 2'b10; 5. ARM CPU execute WFI. Before the last step, the chip will enter WAIT mode if CCM_CLPCR[1:0] is set to 2'b01, or enter STOP mode if CCM_CLPCR[1:0] is set to 2'b10. The patch implements a recommended workaround for this issue. 1. SW triggers irq #32(IOMUX) to be always pending manually by setting IOMUX_GPR1_GINT bit; 2. SW should then unmask it in GPC before setting CCM LPM; 3. SW should mask it right after CCM LPM is set (bit0-1 of CCM_CLPCR). Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
Diffstat (limited to 'arch/s390/lib/qrnnd.S')
0 files changed, 0 insertions, 0 deletions