summaryrefslogtreecommitdiff
path: root/arch/x86/syscalls
diff options
context:
space:
mode:
authorAndi Kleen <ak@linux.intel.com>2013-06-25 15:12:33 (GMT)
committerIngo Molnar <mingo@kernel.org>2013-06-26 09:59:25 (GMT)
commit069e0c3c405814778c7475d95b9fff5318f39834 (patch)
tree7fa205dc1bfa0ba7cbb8c421b7b9d10741b655a6 /arch/x86/syscalls
parent0c4df02d739fed5ab081b330d67403206dd3967e (diff)
downloadlinux-fsl-qoriq-069e0c3c405814778c7475d95b9fff5318f39834.tar.xz
perf/x86/intel: Support full width counting
Recent Intel CPUs like Haswell and IvyBridge have a new alternative MSR range for perfctrs that allows writing the full counter width. Enable this range if the hardware reports it using a new capability bit. Currently the perf code queries CPUID to get the counter width, and sign extends the counter values as needed. The traditional PERFCTR MSRs always limit to 32bit, even though the counter internally is larger (usually 48 bits on recent CPUs) When the new capability is set use the alternative range which do not have these restrictions. This lowers the overhead of perf stat slightly because it has to do less interrupts to accumulate the counter value. On Haswell it also avoids some problems with TSX aborting when the end of the counter range is reached. ( See the patch "perf/x86/intel: Avoid checkpointed counters causing excessive TSX aborts" for more details. ) Signed-off-by: Andi Kleen <ak@linux.intel.com> Reviewed-by: Stephane Eranian <eranian@google.com> Acked-by: Peter Zijlstra <a.p.zijlstra@chello.nl> Link: http://lkml.kernel.org/r/1372173153-20215-1-git-send-email-andi@firstfloor.org Signed-off-by: Ingo Molnar <mingo@kernel.org>
Diffstat (limited to 'arch/x86/syscalls')
0 files changed, 0 insertions, 0 deletions