summaryrefslogtreecommitdiff
path: root/arch/openrisc/mm
diff options
context:
space:
mode:
authorThomas Petazzoni <thomas.petazzoni@free-electrons.com>2013-06-06 09:21:23 (GMT)
committerJason Cooper <jason@lakedaemon.net>2013-06-06 19:09:00 (GMT)
commit5f1f3d5088316f827591764aa6a5e7161eb514bd (patch)
tree9ed6528b33dd6051d63ed304eeb040956cb27b86 /arch/openrisc/mm
parent4089fe95bfed295c8ad38251d5fe02b6b0ba684c (diff)
downloadlinux-5f1f3d5088316f827591764aa6a5e7161eb514bd.tar.xz
arm: mvebu: armada-xp-{gp,openblocks-ax3-4}: specify PCIe range
The ranges DT entry needed by the PCIe controller is defined at the SoC .dtsi level. However, some boards have a NOR flash, and to support it, they need to override the SoC-level ranges property to add an additional range. Since PCIe and NOR support came separately, some boards were not properly changed to include the PCIe range in their ranges property at the .dts level. This commit fixes those platforms. Signed-off-by: Thomas Petazzoni <thomas.petazzoni@free-electrons.com> Signed-off-by: Jason Cooper <jason@lakedaemon.net>
Diffstat (limited to 'arch/openrisc/mm')
0 files changed, 0 insertions, 0 deletions