summaryrefslogtreecommitdiff
path: root/certs
diff options
context:
space:
mode:
authorAravind Gopalakrishnan <Aravind.Gopalakrishnan@amd.com>2016-01-25 19:41:51 (GMT)
committerIngo Molnar <mingo@kernel.org>2016-02-01 09:53:57 (GMT)
commitf57a1f3c14b9182f1fea667f5a38a1094699db7c (patch)
treee5d2ccfac61136ce12868f37eb8837bbb5682ee6 /certs
parent60f116fca162d9488f783f5014779463243ab7a2 (diff)
downloadlinux-f57a1f3c14b9182f1fea667f5a38a1094699db7c.tar.xz
x86/mce/AMD: Fix LVT offset configuration for thresholding
For processor families with the Scalable MCA feature, the LVT offset for threshold interrupts is configured only in MSR 0xC0000410 and not in each per bank MISC register as was done in earlier families. Obtain the LVT offset from the correct MSR for those families. Signed-off-by: Aravind Gopalakrishnan <Aravind.Gopalakrishnan@amd.com> Signed-off-by: Borislav Petkov <bp@suse.de> Cc: Borislav Petkov <bp@alien8.de> Cc: Linus Torvalds <torvalds@linux-foundation.org> Cc: Peter Zijlstra <peterz@infradead.org> Cc: Thomas Gleixner <tglx@linutronix.de> Cc: Tony Luck <tony.luck@intel.com> Cc: linux-edac <linux-edac@vger.kernel.org> Link: http://lkml.kernel.org/r/1453750913-4781-7-git-send-email-bp@alien8.de Signed-off-by: Ingo Molnar <mingo@kernel.org>
Diffstat (limited to 'certs')
0 files changed, 0 insertions, 0 deletions