summaryrefslogtreecommitdiff
path: root/init/init_task.c
diff options
context:
space:
mode:
authorClint Taylor <clinton.a.taylor@intel.com>2014-09-30 17:30:22 (GMT)
committerDaniel Vetter <daniel.vetter@ffwll.ch>2014-10-01 08:01:41 (GMT)
commitebb69c95175609990af708ec90c46530f5a2c819 (patch)
treefc400e341f316ec24c2db3b9a49e38338a043024 /init/init_task.c
parent67956867aa07c59d6d83628bbc9ee4bd9799a1e1 (diff)
downloadlinux-ebb69c95175609990af708ec90c46530f5a2c819.tar.xz
drm/i915: Enable pixel replicated modes on BDW and HSW.
Haswell and later silicon has added a new pixel replication register to the pipe timings for each transcoder. Now in addition to the DPLL_A_MD register for the pixel clock double, we also need to write to the TRANS_MULT_n (0x6002c) register to double the pixel data. Writing to the DPLL only double the pixel clock. ver2: Macro name change from MULTIPLY to PIPE_MULTI. (Daniel) ver3: Do not set pixel multiplier if transcoder is eDP (Ville) ver4: Macro name change to PIPE_MULT and default else pixel_multiplier Cc: Ville =?iso-8859-1?Q?Syrj=E4l=E4?= <ville.syrjala@linux.intel.com> Cc: Daniel Vetter <daniel.vetter@ffwll.ch> Cc: Jani Nikula <jani.nikula@intel.com> Signed-off-by: Clint Taylor <clinton.a.taylor@intel.com> Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com> [danvet: Appease checkpatch and move one hunk back into the right place that git am misplace!?] Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
Diffstat (limited to 'init/init_task.c')
0 files changed, 0 insertions, 0 deletions