summaryrefslogtreecommitdiff
path: root/net/dccp/feat.c
diff options
context:
space:
mode:
authorSimon Guinot <sguinot@lacie.com>2010-09-17 21:33:51 (GMT)
committerDan Williams <dan.j.williams@intel.com>2010-09-23 21:14:22 (GMT)
commitcc60f8878eab892c03d06b10f389232b9b66bd83 (patch)
tree1f2cc0671c1f84c8928c261700f370771d510cbb /net/dccp/feat.c
parentd3f3cf859db17cc5f8156c5bfcd032413e44483b (diff)
downloadlinux-cc60f8878eab892c03d06b10f389232b9b66bd83.tar.xz
dmaengine: fix interrupt clearing for mv_xor
When using simultaneously the two DMA channels on a same engine, some transfers are never completed. For example, an endless lock can occur while writing heavily on a RAID5 array (with async-tx offload support enabled). Note that this issue can also be reproduced by using the DMA test client. On a same engine, the interrupt cause register is shared between two DMA channels. This patch make sure that the cause bit is only cleared for the requested channel. Signed-off-by: Simon Guinot <sguinot@lacie.com> Tested-by: Luc Saillard <luc@saillard.org> Acked-by: saeed bishara <saeed.bishara@gmail.com> Cc: <stable@kernel.org> Signed-off-by: Dan Williams <dan.j.williams@intel.com>
Diffstat (limited to 'net/dccp/feat.c')
0 files changed, 0 insertions, 0 deletions