summaryrefslogtreecommitdiff
path: root/board/cpc45
diff options
context:
space:
mode:
authorShaohui Xie <Shaohui.Xie@freescale.com>2011-12-02 01:38:12 (GMT)
committerKumar Gala <galak@kernel.crashing.org>2011-12-07 03:44:33 (GMT)
commit4497861ae7e52dda4dd13db860df4cc0fa7dd852 (patch)
tree524c634f0cf9c2430a39d4eef62b9d0ed0a3dd44 /board/cpc45
parentd194837fc3042d943ba088fcc221d534330b2872 (diff)
downloadu-boot-4497861ae7e52dda4dd13db860df4cc0fa7dd852.tar.xz
p2041rdb: fix serdes clock map
Description of SerDes clock Bank2 setting in p2041 hardware specification is wrong, the clock map which based on it is wrong either, so fix the serdes clock map. wrong setting of SERDES Reference Clocks Bank2: SW2[5:6] = ON OFF =>100MHz for PCI mode SW2[5:6] = OFF ON =>125MHz for SGMII mode right setting of SERDES Reference Clocks Bank2: SW2[5:6] = OFF OFF =>100MHz for PCI mode SW2[5:6] = OFF ON =>125MHz for SGMII mode SW2[5:6] = ON OFF =>156.25MHZ Signed-off-by: Shaohui Xie <Shaohui.Xie@freescale.com> Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
Diffstat (limited to 'board/cpc45')
0 files changed, 0 insertions, 0 deletions