diff options
author | Masahiro Yamada <yamada.masahiro@socionext.com> | 2016-06-08 09:02:32 (GMT) |
---|---|---|
committer | Masahiro Yamada <yamada.masahiro@socionext.com> | 2016-06-08 23:19:13 (GMT) |
commit | 9c2f9b2da650907b928995350cc4e29480fb0f80 (patch) | |
tree | 5c020419fa8e0c2977c1e45c117924a229bafc75 /configs/sama5d2_ptc_spiflash_defconfig | |
parent | f7e9402b54db4bed916c9adb2565d9713ca5bbfa (diff) | |
download | u-boot-9c2f9b2da650907b928995350cc4e29480fb0f80.tar.xz |
ARM: uniphier: insert dsb barrier to ensure visibility of store
I noticed secondary CPUs sometimes fail to wake up, and the root
cause is that the sev instruction wakes up slave CPUs before the
preceding the register write is observed by them.
The read-back of the accessed register does not guarantee the order.
In order to ensure the order between the register write and the sev
instruction, a dsb instruction should be executed prior to the sev.
Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com>
Diffstat (limited to 'configs/sama5d2_ptc_spiflash_defconfig')
0 files changed, 0 insertions, 0 deletions