diff options
author | Hou Zhiqiang <Zhiqiang.Hou@nxp.com> | 2017-01-10 08:44:15 (GMT) |
---|---|---|
committer | York Sun <york.sun@nxp.com> | 2017-01-18 17:27:59 (GMT) |
commit | 904110c7ac801b99029b2bca4765c792c9eac582 (patch) | |
tree | 5266fd062bff903aff035a6588af17aad261663b /configs/tplink_wdr4300_defconfig | |
parent | ee2a51022135a01fa2258b7788702313d0f54dac (diff) | |
download | u-boot-904110c7ac801b99029b2bca4765c792c9eac582.tar.xz |
armv8/fsl-lsch2: refactor the clock system initialization
Up to now, there are 3 kind of SoCs under Layerscape Chassis 2,
like LS1043A, LS1046A and LS1012A. But the clocks tree has a
lot of differences, for instance, the IP modules have different
dividers to derive its clock from Platform PLL. And the core
cluster PLL and platform PLL maybe have different reference
clocks, such as LS1012A. Another problem is which clock/PLL
should be described by sys_info->freq_systembus, it is confused
in Layerscape Chissis 2.
This patch is to bind the sys_info->freq_systembus to the Platform
PLL, and handle the different divider of IP modules separately
between different SoCs, and separate reference clocks of core
cluster PLL and platform PLL.
Signed-off-by: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
Diffstat (limited to 'configs/tplink_wdr4300_defconfig')
0 files changed, 0 insertions, 0 deletions