summaryrefslogtreecommitdiff
path: root/arch/arm/dts/omap36xx.dtsi
blob: fc22f0d2dc804b1d0ee79fa30705b54b4540d6db (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
/*
 * Device Tree Source for OMAP3 SoC
 *
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <dt-bindings/media/omap3-isp.h>

#include "omap3.dtsi"

/ {
       aliases {
               serial3 = &uart4;
       };

       cpus {
               /* OMAP3630/OMAP37xx 'standard device' variants OPP50 to OPP130 */
               cpu@0 {
                       operating-points = <
                               /* kHz    uV */
                               300000  1012500
                               600000  1200000
                               800000  1325000
                       >;
                       clock-latency = <300000>; /* From legacy driver */
               };
       };

       ocp@68000000 {
               uart4: serial@49042000 {
                       compatible = "ti,omap3-uart";
                       reg = <0x49042000 0x400>;
                       interrupts = <80>;
                       dmas = <&sdma 81 &sdma 82>;
                       dma-names = "tx", "rx";
                       ti,hwmods = "uart4";
                       clock-frequency = <48000000>;
               };

               abb_mpu_iva: regulator-abb-mpu {
                       compatible = "ti,abb-v1";
                       regulator-name = "abb_mpu_iva";
                       #address-cells = <0>;
                       #size-cells = <0>;
                       reg = <0x483072f0 0x8>, <0x48306818 0x4>;
                       reg-names = "base-address", "int-address";
                       ti,tranxdone-status-mask = <0x4000000>;
                       clocks = <&sys_ck>;
                       ti,settling-time = <30>;
                       ti,clock-cycles = <8>;
                       ti,abb_info = <
                       /*uV            ABB     efuse   rbb_m   fbb_m   vset_m*/
                       1012500         0       0       0       0       0
                       1200000         0       0       0       0       0
                       1325000         0       0       0       0       0
                       1375000         1       0       0       0       0
                       >;
               };

               omap3_pmx_core2: pinmux@480025a0 {
                       compatible = "ti,omap3-padconf", "pinctrl-single";
                       reg = <0x480025a0 0x5c>;
                       #address-cells = <1>;
                       #size-cells = <0>;
                       #interrupt-cells = <1>;
                       interrupt-controller;
                       pinctrl-single,register-width = <16>;
                       pinctrl-single,function-mask = <0xff1f>;
               };

               isp: isp@480bc000 {
                       compatible = "ti,omap3-isp";
                       reg = <0x480bc000 0x12fc
                              0x480bd800 0x0600>;
                       interrupts = <24>;
                       iommus = <&mmu_isp>;
                       syscon = <&scm_conf 0x2f0>;
                       ti,phy-type = <OMAP3ISP_PHY_TYPE_CSIPHY>;
                       #clock-cells = <1>;
                       ports {
                               #address-cells = <1>;
                               #size-cells = <0>;
                       };
               };

               bandgap@48002524 {
                       reg = <0x48002524 0x4>;
                       compatible = "ti,omap36xx-bandgap";
                       #thermal-sensor-cells = <0>;
               };
       };
};

/* OMAP3630 needs dss_96m_fck for VENC */
&venc {
       clocks = <&dss_tv_fck>, <&dss_96m_fck>;
       clock-names = "fck", "tv_dac_clk";
};

&ssi {
       status = "ok";

       clocks = <&ssi_ssr_fck>,
                <&ssi_sst_fck>,
                <&ssi_ick>;
       clock-names = "ssi_ssr_fck",
                     "ssi_sst_fck",
                     "ssi_ick";
};

/include/ "omap34xx-omap36xx-clocks.dtsi"
/include/ "omap36xx-omap3430es2plus-clocks.dtsi"
/include/ "omap36xx-am35xx-omap3430es2plus-clocks.dtsi"
/include/ "omap36xx-clocks.dtsi"