summaryrefslogtreecommitdiff
path: root/board/evb4510
diff options
context:
space:
mode:
authorHaiying Wang <Haiying.Wang@freescale.com>2009-01-13 21:29:28 (GMT)
committerAndrew Fleming-AFLEMING <afleming@freescale.com>2009-01-13 22:58:46 (GMT)
commitb5f65dfa9aa8e068e62aba4733dc4fd97b1d9bf6 (patch)
tree86bc278f77095fe7d3279605e972eb45007e976c /board/evb4510
parent950264317eb9594b2b5ee2fb65206200a1c6007a (diff)
downloadu-boot-fsl-qoriq-b5f65dfa9aa8e068e62aba4733dc4fd97b1d9bf6.tar.xz
Some changes of TLB entry setting for MPC8572DS
- Move the TLB entry of PIXIS_BASE from TLB0 to TLB1[8], because in CAMP mode, all the TLB0 entries will be invalidated after cpu1 brings up kernel, thus cpu0 can not access PIXIS_BASE anymore (any access will cause DataTLBError exception) - Set CONFIG_SYS_DDR_TLB_START to 9 for MPC8572DS board. Signed-off-by: Haiying Wang <Haiying.Wang@freescale.com>
Diffstat (limited to 'board/evb4510')
0 files changed, 0 insertions, 0 deletions