summaryrefslogtreecommitdiff
path: root/drivers/spi/designware_spi.c
diff options
context:
space:
mode:
authorStefan Roese <sr@denx.de>2014-11-07 11:37:52 (GMT)
committerMarek Vasut <marex@denx.de>2014-12-06 12:52:47 (GMT)
commit7fb0f596495395f26819e279acef80487360bfea (patch)
treed2ade7aa518b58384c7939600063c7f89341341e /drivers/spi/designware_spi.c
parent60896653d5b4baa097b29295dd3f860addfd11bb (diff)
downloadu-boot-fsl-qoriq-7fb0f596495395f26819e279acef80487360bfea.tar.xz
arm: socfpga: Add Cadence QSPI support to config header
With this driver enabled for SoCFPGA, access to SPI NOR flash is supported. The configuration (page size, timing info) will be taken from the DT. See socrates as an example. This QSPI supports depends on DT. So QSPI is only enabled if CONFIG_OF_CONTROL is defined (see socfpga_socrates_defconfig). Signed-off-by: Stefan Roese <sr@denx.de> Cc: Chin Liang See <clsee@altera.com> Cc: Dinh Nguyen <dinguyen@altera.com> Cc: Vince Bridgers <vbridger@altera.com> Cc: Marek Vasut <marex@denx.de> Cc: Pavel Machek <pavel@denx.de> Cc: Simon Glass <sjg@chromium.org> Cc: Jagannadha Sutradharudu Teki <jagannadh.teki@gmail.com>
Diffstat (limited to 'drivers/spi/designware_spi.c')
0 files changed, 0 insertions, 0 deletions